

19/12/2023 Driver v. 5.00 Moreno Ortolan

# Interfacing FlashRunner 2.0 with INFINEON PSoC6



HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

# **INFINEON PSoC6 Introduction**

#### 32-bit PSoC<sup>™</sup> Arm<sup>®</sup> Cortex<sup>®</sup> Microcontroller

The PSoC<sup>™</sup> 6 family is built on an ultra-low-power architecture, and the MCUs feature low-power design techniques that are ideal for battery powered applications.

The dual-core Arm<sup>®</sup> Cortex<sup>®</sup>-M4 and Cortex-M0+ architecture lets designers optimize for power and performance simultaneously. Using its dual cores combined with configurable memory and peripheral protection units, the PSoC<sup>™</sup> 6 MCU delivers the highest level of protection defined by the Platform Security Architecture (PSA) from Arm.

Designers can use the MCU's rich analog and digital peripherals to create custom analog front-ends (AFEs) or digital interfaces for innovative system components such as MEMS sensors, electronic-ink displays.

The PSoC<sup>™</sup> 6 MCU features the latest generation of industry-leading CAPSENSE<sup>™</sup> capacitive-sensing technology, enabling modern touch and gesture-based interfaces that are robust and reliable.

PSoC<sup>™</sup> 6 MCU, paired with Infineon's AIROC<sup>™</sup> Wi-Fi, AIROC<sup>™</sup> Bluetooth<sup>®</sup>, or AIROC<sup>™</sup> combos radio modules, is the perfect solution for secure, low-power, feature-rich IoT products.

32-bit PSoC<sup>™</sup> Arm<sup>®</sup> Cortex<sup>®</sup> Microcontroller subcategories

- 32-bit PSoC<sup>™</sup> 6 Arm<sup>®</sup> Cortex<sup>®</sup>-M4 / M0+
  - > Overview
- > PSoC<sup>™</sup> 61 Entry-level
- > PSoC<sup>™</sup> 62 Performance
- > PSoC<sup>™</sup> 63 Bluetooth<sup>™</sup> Low Energy
- > PSoC<sup>™</sup> 64 Secured MCU

#### 32-bit PSoC<sup>™</sup> 61 - Entry Level

The PSoC<sup>™</sup> 61 programmable line, built on an ultra-low-power 40-nm platform, features an Arm<sup>®</sup> Cortex<sup>®</sup>-M4 CPU, with low-power Flash technology, programmable digital and analog resources, and best-in-class CAPSENSE<sup>™</sup> technology for touch and proximity applications.

Security is built in to the platform architecture with hardware cryptographic accelerators, memory and peripheral protection units. It's designed for applications in the Internet of Things, such as wearables, smart home, industrial IoT, portable medical devices, etc.

PSoC<sup>™</sup> 61 programmable line is offered in a variety of packages including BGA, WLCSP, QFN, TQFP, and supports up to 2 MB of flash, 1 MB of on-chip SRAM, and up to 104 GPIOs.

#### 32-bit PSoC<sup>™</sup> 62 - Performance

The PSoC<sup>™</sup> 62 performance line, built on an ultra-low-power 40-nm platform, is a combination of Arm<sup>®</sup> Cortex<sup>®</sup>-M4 and Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ CPUs, with low-power Flash technology, programmable digital and analog resources, and best-in-class CAPSENSE<sup>™</sup> technology for touch and proximity applications.

Security is built in to the platform architecture with hardware cryptographic accelerators, memory and peripheral protection units. It's designed for applications in the Internet of Things, such as wearables, smart home, industrial IoT, portable medical devices, etc.

PSoC<sup>™</sup> 62 performance line is offered in a variety of packages including BGA, WLCSP, QFN, TQFP, and supports up to 2 MB of flash, 1 MB of on-chip SRAM, and up to 104 GPIOs.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING





SMH Technologies S.r.l.



#### 32-bit PSoC<sup>™</sup> 63 - MCU with AIROC<sup>™</sup> Bluetooth® LE

Infineon offers PSoC<sup>™</sup> 63 MCU with AIROC<sup>™</sup> Bluetooth<sup>®</sup> Low Energy (LE) to drive your low-power IoT devices. It has dual-core 150-MHz Arm® Cortex®-M4 and 100-MHz Arm® Cortex®-M0+ processors, offering industry's highest compute capability, optimized for AI/ML Edge applications.

The PSoC<sup>™</sup> 63 MCU with AIROC<sup>™</sup> Bluetooth<sup>®</sup> LE integrates programmable analog front ends, industry-leading CAPSENSE<sup>™</sup> touch sensing user interface, and Bluetooth® LE radio.

It includes a royalty-free Bluetooth® LE protocol stack compatible with Bluetooth® 5.4.

The PSoC<sup>™</sup> 63 with AIROCTM Bluetooth<sup>®</sup> LE MCU supports rich configurable MCU peripherals with 84 programmable GPIOs and six overvoltage-tolerant capable pins, making it suitable for a wide range of IoT applications.

#### 32-bit PSoC<sup>™</sup> 64 - Secured MCU

The PSoC<sup>TM</sup> 64 line incorporates all of the key features of PSoC<sup>TM</sup> 6 with preconfigured security and connectivity software to support secure onboarding, secure boot, secure firmware updates and secure runtime services based on Trusted Firmware-M (TF-M)

With a growing number of devices connecting to the internet, security must be established between hardware, cloud applications and servers, and finally users and services.

PSoC<sup>™</sup> 64 Secure MCUs integrate the award-winning, ultra-low power PSoC<sup>™</sup> 6 architecture with well-structured open-source IoT platform software to deliver a secure solution that Auxiliarys.



The dual-core architecture of PSoC<sup>™</sup> 6 is ideal for establishing isolated processing environments.

The Cortex-M4 processor is used to establish a Non-Secure Processing Environment (NSPE) and the Cortex-M0+ is used to establish a Secure Processing Environment (SPE) through the use of protection units built into PSoC™ 6.

Trusted Firmware-M running in the SPE communicates to the NSPE through a hardware-based Inter-Processor Interface (IPC). The root-of trust is isolated form the SPE and provides an immutable identity for the device and enables secure key storage. Security services include secure boot, provisioning, and attestation.



# **INFINEON PSoC6 Protocol and PIN map**

**PSoC6** devices support the SWD protocol.

**#TCSETPAR** CMODE <SWD>

#### **INFINEON PSoC6 PIN MAP**

|   | Pin Ma                                  | p Tool  |       |      |            |      |        |            |     |    |    |    |    |     |            |       |       |            |                                 |                         |            |            |    |    |   |   |                                      |                             |    |   |   |   | - |   | × |
|---|-----------------------------------------|---------|-------|------|------------|------|--------|------------|-----|----|----|----|----|-----|------------|-------|-------|------------|---------------------------------|-------------------------|------------|------------|----|----|---|---|--------------------------------------|-----------------------------|----|---|---|---|---|---|---|
| S | Select your FlashRunner model: FR 2.0 * |         |       |      |            |      |        |            | PDF |    |    |    |    |     |            |       |       |            |                                 |                         |            |            |    |    |   |   |                                      |                             |    |   |   |   |   |   |   |
| - |                                         |         |       |      |            |      |        |            |     |    |    |    |    | Mas | ter b      | ooard | l con | nect       | tor (                           | Ch.1                    | - Ch       | .8)        |    |    |   |   |                                      |                             |    |   |   |   |   |   | _ |
|   | ľ                                       |         |       |      |            |      |        |            |     |    |    |    |    |     |            |       |       |            |                                 |                         |            |            |    |    |   |   |                                      |                             |    | • |   |   |   | l | с |
|   |                                         |         |       |      |            |      |        |            |     |    |    |    |    |     |            |       |       |            |                                 |                         |            |            |    |    |   |   |                                      |                             |    |   |   |   |   |   | в |
|   |                                         |         |       |      |            |      |        |            |     |    |    |    |    |     |            |       |       |            |                                 |                         |            |            |    |    |   |   |                                      |                             |    | • |   |   |   |   | A |
|   |                                         | 32      | 31    | 30   | <b>2</b> 9 | 28   | 27     | <b>2</b> 6 | 25  | 24 | 23 | 22 | 21 | 20  | <b>1</b> 9 | 18    | 17    | <b>1</b> 6 | 15                              | 14                      | 13         | <b>1</b> 2 | 11 | 10 | 9 | 8 | 7                                    | 6                           | 5  | 4 | 3 | 2 | 1 |   |   |
| S | elect a                                 | a cha   | nnel: |      |            |      |        |            |     |    |    |    |    |     |            |       |       | Co         | nnec                            | ion d                   | escri      | ptions     | s: |    |   |   |                                      |                             |    |   |   |   |   |   | _ |
|   | • Cł                                    | 1.1 - ( | CY8C  | 624A | BZI-       | S2D4 | 14 [SV | ND]        |     |    |    |    |    |     |            |       |       |            | DIO1:<br>DIO2:<br>DIO5:<br>/PRO | RST<br>SWC<br>SWE<br>G0 | CLK<br>DIO |            |    |    |   |   | Pin:<br>Pin:<br>Pin:<br>Pin:<br>Pin: | B1<br>C1<br>C2<br>A4<br>B3. | C4 |   |   |   |   |   |   |

# **INFINEON PSoC6 Memory Map**

| Memory Type                               | Start<br>Address | End<br>Address | Memory<br>Size | Page<br>Size | Blank<br>Value | Address<br>Unit |
|-------------------------------------------|------------------|----------------|----------------|--------------|----------------|-----------------|
| [F] - Main Flash                          | 0x10000000       | 0x101FFFFF     | 2.00 MiB       | 512          | 0x00           | BYTE            |
| [A] - Auxiliary Flash                     | 0x14000000       | 0x14007FFF     | 32.00 KiB      | 512          | 0x00           | BYTE            |
| [S] - Supervisory Flash                   | 0x16000000       | 0x16007FFF     | 32.00 KiB      | 512          | 0x00           | BYTE            |
| [C] - Checksum (reserved virtual address) | 0x90300000       | 0x90300001     | 2 Byte         | 0            | 0x00           | BYTE            |
| [M] - Metadata (reserved virtual address) | 0×90500000       | 0x9050000B     | 12 Byte        | 0            | 0x00           | BYTE            |
| [P] - eFUSE (virtual address)             | 0x90700000       | 0x907003FF     | 1.00 KiB       | 1            | 0xFF           | BYTE            |

| Dev<br>Far<br>Ma<br>Alg         | vice:<br>nily:<br>nufacturer:<br>orithm: | CY8C624ABZI-S<br>PSoC6<br>INFINEON<br>PSOC6 - libpsoc6 | 2D44<br>5.so    |             |             |           |             |        |         |  |
|---------------------------------|------------------------------------------|--------------------------------------------------------|-----------------|-------------|-------------|-----------|-------------|--------|---------|--|
|                                 | Me                                       | тогу Туре                                              | Start Address * | End Address | Memory Size | Page Size | Blank Value | Addres | is Unit |  |
|                                 | [F] - Main Flash                         |                                                        | 0x1000000       | 0x101FFFFF  | 2.00 MiB    | 512       | 0x00        | BYTE   |         |  |
| 2                               | [A] - Auxiliary Fla                      | sh                                                     | 0x14000000      | 0x14007FFF  | 32.00 KiB   | 512       | 0x00        | BYTE   |         |  |
|                                 | [S] - Supervisory                        | Flash                                                  | 0x16000000      | 0x16007FFF  | 32.00 KiB   | 512       | 0x00        | BYTE   |         |  |
| 4                               | [C] - Checksum (                         | reserved virtual address)                              | 0x90300000      | 0x90300001  | 2 Byte      |           | 0x00        | BYTE   |         |  |
| 5                               | [M] - Metadata (I                        | eserved virtual address)                               | 0x90500000      | 0x9050000B  | 12 Byte     |           | 0x00        | BYTE   |         |  |
| 6 [P] - eFuse (virtual address) |                                          |                                                        | 0x90700000      | 0x907003FF  | 1.00 KiB    |           | 0xFF        | BYTE   |         |  |
|                                 |                                          |                                                        |                 | Export to F | PDF         |           |             |        |         |  |

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021

# UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

# **INFINEON PSoC6 eFUSE**

This is an OTP area (One-Time-Programmable) and this means that once a bit is blown, so it has the '1' state, it cannot return to the '0' state.

Single eFUSE can be changed in state bit-by-bit by putting the value in .FRB file and using the program command.

Only bits that are different from '0' will be written because the original state of a bit of eFUSE is '0' and then can become '1' by blowing.

If an eFUSE byte (different from 0x0 and 0xFF) is on the FRB file but the target device has already that byte written, the eFUSE **is NOT blown another time**.

If an eFUSE byte (different from 0x0 and 0xFF) is on .FRB file but it is different from eFUSE byte read from device, only '1' bits will be written.

After programming (blowing process) a check operation (verify) checks byte-by-byte the eFUSE area, comparing .FRB eFUSE values with current device values read from eFUSE area.

The driver writes bit-by-bit the eFUSE value but the minimum blowing size is the value of **1 byte** in .FRB file, this means that in the .FRB you have to consider the entire 8-bit value of eFUSE.

Since the eFUSE area is not accessed via the address space then FlashRunner refers to a virtual address which is declared in the programming specification of Infineon.

This address starts from 0x90700000 up to 0x907003FF and corresponds to the eFUSE **bit** area (**not byte area**).

According to specifications, each eFUSE byte is made up of 8 eFUSEs bits and each location of the virtual address space corresponds to the eFUSEs bit to be programmed.

Please see Infineon's programming specifications to better understand how eFUSE memory area Auxiliarys.



# **INFINEON PSoC6 SWD and JTAG Locking**

In PSoC6 devices there is the possibility to lock permanently the DAP (Debug Access Port) of the SWD/JTAG. This operation is irreversible and once the DAP is disabled, it is no longer possible to connect with the device.

To disable the DAP, it is necessary to set the **TOC2\_FLAGS** which are 2 bytes located at the memory address **0x16007DF8** of the Supervisory Flash.

To lock the device, you can use the command **#TPCMD** PATCH\_SUPERVISORY\_MEMORY. Please refer to the command description.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

→ smh-tech.com

# ѕмн

#### Here are the TOC2\_FLAGS:

| Bit           | Name              | Description                                                                                                                                                                                                                                                                                                                       |  |
|---------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| bit [1:0]     | CLOCK_CONFIG      | Indicates clock frequency configuration. The clock should stay the same after Flash boot<br>execution<br>0 = 8 MHz, IMO, no FLL<br>1 = 25 MHz IMO + FLL<br>2 = 50 MHz IMO + FLL<br>3 = Use ROM boot clock configuration                                                                                                           |  |
| bit [4:2]     | LISTEN_WINDOW     | Determines the Listen window to allow sufficient time to acquire debug port.<br>0 = 20 ms (Default)<br>1 = 10 ms<br>2 = 1 ms<br>3 = 0 ms (No Listen window)<br>4 = 100 ms                                                                                                                                                         |  |
| bit [6:5]     | SWJ_PINS_CTL      | Determines if SWJ pins are configured in SWJ mode by Flash boot.<br>0 = Do not enable SWJ pins in Flash boot. Listen window is skipped<br>1 = Do not enable SWJ pins in Flash boot. Listen window is skipped<br>2 = Enable SWJ pins in Flash boot (default)<br>3 = Do not enable SWJ pins in Flash boot. Listen window is skipped |  |
| bit [8:7]     | APP_AUTH_CTL      | Determines if the application image digital signature verification (authentication) is<br>performed:<br>0 = Authentication is enabled (default)<br>1 = Authentication is disabled<br>2 = Authentication is enabled (recommended)<br>3 = Authentication is enabled                                                                 |  |
| bit<br>[10:9] | FB_BOOTLOADER_CTL | Determine if the internal bootloader in Flash boot is disabled:<br>0 = Internal bootloader is disabled<br>1 = Internal bootloader is launched if the other bootloader conditions are met (default)<br>2 = Internal bootloader is disabled<br>3 = Internal bootloader is disabled.                                                 |  |

Set LISTEN\_WINDOW = 3 to disable the listening window of time to acquire the device in SWD or JTAG protocol.

Set **SWJ\_PINS\_CTL** = **0** to disable SWD or JTAG pin function (dedicated for debugging and flashing) after the Flash Boot has been executed.

# **INFINEON PSoC6 Driver Parameters**

The standard parameters are used to configure some specific options inside PSoC6 driver.

#### **#TCSETPAR ENTRY\_CLOCK**

| Syntax:                      | <b>#TCSETPAR</b> ENTRY_CLOCK <frequency></frequency>                                                                          |                                                                  |  |  |  |  |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|--|
|                              | <frequency></frequency>                                                                                                       | Accepted parameters 4000000, 2000000, 1000000, 500000, 100000 Hz |  |  |  |  |  |
| Description:                 | Set the JTAG/SWD frequency used in the Connect procedure before raising the PLL of the device, if the device PLL is available |                                                                  |  |  |  |  |  |
| Note:                        | Default value 1.00 MHz                                                                                                        |                                                                  |  |  |  |  |  |
| #TCSETPAR ACQUIRING_SEQUENCE |                                                                                                                               |                                                                  |  |  |  |  |  |

Syntax: **#TCSETPAR** ACQUIRING SEQUENCE

*Description:* This parameter defines the entry mode The acquiring chip procedures are defined by Infineon and you can find them in the Reference Manuals of PSoC6 devices

Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING



The *ACQUIRE\_CHIP* is a procedure that uses the reset line to establish the communication between the FlashRunner and the target device

The other procedure, ALTERNATE\_ACOUIRE\_CHIP does not use the reset line to establish the communication.

*Note:* By default, the driver uses the *ACQUIRE\_CHIP* method

### **#TCSETPAR BLANKCHECK\_IN\_PROGRAM\_FLASH**

| Syntax:          | <b>#TCSETPAR</b> BLANKCHECK_IN_PROGRAM_FLASH <b><value></value></b>                                                                                                                                                           |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | <value> Accepted values are Yes or No</value>                                                                                                                                                                                 |
| Description:     | The blankcheck command can be executed on the Main Flash memory<br>There are two possible ways to perform the blankcheck operation                                                                                            |
|                  | The first choice is to perform the command #TPCMD BLANKCHECK F<br>The second choice is to perform the operation during the #TPCMD PROGRAM F command                                                                           |
| Note:            | None                                                                                                                                                                                                                          |
| <b>#TCSETPAR</b> | EFUSE_MARGIN_LEVEL                                                                                                                                                                                                            |
| Syntax:          | <b>#TCSETPAR</b> EFUSE_MARGIN_LEVEL <nominal_resistance low_resistance high_resistance></nominal_resistance low_resistance high_resistance>                                                                                   |
|                  | NOMINAL_RESISTANCE $\rightarrow$ default read condition<br>LOW_RESISTANCE $\rightarrow$ -50% from nominal resistance<br>HIGH_RESISTANCE $\rightarrow$ +50% from nominal resistance                                            |
| Description:     | This command is used to in order to define the Margin Verify mode for the eFUSE<br>The margin verify is available only for the eFUSE memory area                                                                              |
|                  | This verification procedure differs from the classic one in re-reading the values stored in the memory by changing certain levels of current and supply voltage of the flash memory                                           |
|                  | This allows greater reliability as the data are read back in power range conditions other than the typical ones<br>The procedure provided by Infineon is carried out automatically by the HW of the device during the writing |
| Note:            | All other information regarding this command is <b>Under NDA</b>                                                                                                                                                              |
| <b>#TCSETPAR</b> | SAMPLING_POINT                                                                                                                                                                                                                |

 Syntax:
 #TCSETPAR SAMPLING\_POINT <Value>

 <Value>
 Accepted values are in the range 1-15

 Description:
 Use this parameter to permanently set the sampling point of the FPGA It is recommended to leave this parameter with the default value

 Note:
 Default value 17

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

# **INFINEON PSoC6 Driver Commands**

Here you can find the complete list of all available commands for PSoC6 driver.

- F → Main Flash
- A → Auxiliary Flash S → Supervisory Flash
- S → Supervisory Flash
- $C \rightarrow$  Checksum (reserved virtual address) On this virtual memory area is stored the checksum of the firmware

 $M \rightarrow$  Metadata (reserved virtual address) On this virtual memory area is stored the Silicon ID and other relevant data

P → eFUSE (virtual address



# **#TPCMD CONNECT**

#### **#TPCMD** CONNECT

This function performs the entry and is the first command to be executed when starting the communication with the device. There are two types of connect, regarding this please read **#TCSETPAR** ACQUIRING\_SEQUENCE. Here you see can the log of a standard connect with the Acquire Chip procedure selected:

---#TPCMD CONNECT Protocol selected SWI

Toggling XRES pin to execute Acquire Chip procedure. ID-Code read correctly at 1.00 MHz after 8 retries.

SMH Technologies S.r.l.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

#### →smh-tech.com



| JTAG-SWD Debug Port enal | bled.                                              |
|--------------------------|----------------------------------------------------|
| Move PSoC6 internal stat | te to Test Mode.                                   |
| PSoC6 enter into Test Mo | ode.                                               |
| Scanning AP map to find  | all APs:                                           |
| * AP[0] IDR: 0x8477000   | , Type: AMBA AHB3 bus.                             |
| * AP[1] IDR: 0x8477000   | , Type: AMBA AHB3 bus.                             |
| * AP[2] IDR: 0x2477001   | , Type: AMBA AHB3 bus.                             |
| Scanning AP to find all  | cores:                                             |
| * AP[1] Found Cortex M   | )+ revision r0pl.                                  |
| CPUID: 0x410CC           | 501.                                               |
| Implementer Coo          | de: 0x41 - [ARM].                                  |
| ROM table base           | address 0xF0000000.                                |
| * AP[2] Found Cortex M4  | revision r0pl.                                     |
| CPUID: 0x410FC           | 241.                                               |
| Implementer Coo          | de: 0x41 - [ARM].                                  |
| ROM table base           | address 0xE00FF000.                                |
| Try to halt the Cortex M | 10+ core:                                          |
| * AP[1] Cortex M0+ Core  | e halted [0.002 s].                                |
| Try to halt the Cortex M | 14 core:                                           |
| * AP[2] Cortex M4 Core   | halted [0.001 s].                                  |
| Try to execute the Acqui | re Chip method procedure:                          |
| * AP[1] Cortex M0+ core  | Vector Table base 0xFFFF0000.                      |
| * Vector Table value me  | ans that the Flash is empty or TOC is corrupted.   |
| * Acquire Chip method p  | procedure completed.                               |
| Requested Clock is 37.50 | MHz.                                               |
| Generated Clock is 37.50 | MHz.                                               |
| Good samples: 3 [Range ! |                                                    |
| IDCODE: 0x6BA02477.      |                                                    |
| Designer: 0x23B, Part Nu | umber: 0xBA02, Version: 0x6.                       |
| ID-Code read correctly a |                                                    |
| Read device informations |                                                    |
| * FamilyId: 0x0102.      |                                                    |
| * Revision: 0x12.        |                                                    |
| * SiliconID: 0xE453.     |                                                    |
| * Protect state: 0x2: V  | /irgin - [NORMAL] - Secure - Dead.                 |
| * Life cycle stage: 0x2  | - Normal.                                          |
| * Flash boot version: (  | xx301.                                             |
| * SROM firmware version  | 1: 0x0701.                                         |
| Read device unique ID:   |                                                    |
| * Unique IDU: UXUU8C/90  | z, onique IDI: UXAFICICUI, Unique IDZ: UX/AU40601. |
| t Rachlad Cautau MO 3D   | (Fictions:                                         |
| * Enabled Cortex MU-AP   | access.                                            |
| * Enabled cortex M4 AF   |                                                    |
| * Entire Supervisory F   | lash main ragion is accessible                     |
| * Entire Flash main red  | tion is accessible                                 |
| * Entire SRAM main reg   |                                                    |
| * Disabled Direct Even   | the system call functionality                      |
| > Check PSoCh Silicon II | based from SMH database [OvF453]                   |
| * Check PSoC6 Silicon    | D from source file not available                   |
| Time for Connect: 0 155  | S                                                  |
|                          |                                                    |

ID-Code read correctly at 1.00 MHz after 8 retries

This is normal behaviour because when the PSoC6 device is powered on the SWD/JTAG port is not immediately available.

The PSoC6 driver tries to read the ID code several times before the SWD/JTAG port is activated.

Check PSoC6 Silicon ID from source file not available

This warning means that the FRB file is not present or the Silicon ID is not available inside FRB file. Therefore, it is not possible to compare the Silicon ID read from the device with the one present in the file to be programmed.

#### **#TPCMD MASSERASE**

#### **#TPCMD** MASSERASE <F | A>

This function performs a masserase for Main Flash or Auxiliary Flash memory.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

#### **#TPCMD ERASE**

#### **#TPCMD** ERASE <F | A>

This function performs a sector erase for all the Main Flash or Auxiliary Flash memory.

#### **#TPCMD** ERASE <F|A> <start address> <size>

This function performs a sector erase for selected part of Main Flash or Auxiliary Flash memory. Enter the Start Address and Size in hexadecimal format.

#### **#TPCMD BLANKCHECK**

#### **#TPCMD** BLANKCHECK <F | A>

Blankcheck is only available for Main Flash and Auxiliary Flash memory. Verify if all memory is erased.

#### **#TPCMD** BLANKCHECK <F|E> <start address> <size>

Blankcheck is only available for Main Flash and Auxiliary Flash memory. Verify if selected part of memory is erased. Enter the Start Address and Size in hexadecimal format.

#### **#TPCMD PROGRAM**

#### **#TPCMD** PROGRAM <F|A|S|P>

Program available for Main Flash, Auxiliary Flash, Supervisory Flash and eFUSE. Programs all memory of the selected type based on the data in the FRB file.

The Supervisory Flash contains bytes whose value corresponds to the PSoC6 settings and protections. Writing random values in this area produces unpredictable results, so if you need to modify only some specific bits, please use the **#TPCMD** PATCH SUPERVISORY FLASH command.

The eFUSE is an OTP area (One-Time-Programmable) and once a byte is written it cannot be changed anymore. Note that both Supervisory Flash and eFUSE have zones that cannot be programmed.

#### **#TPCMD** PROGRAM <F|A|S|P> <start address> <size>

Program available for Main Flash, Auxiliary Flash, Supervisory Flash and eFUSE. Programs selected part of memory of the selected type based on the data in the FRB file. Enter the Start Address and Size in hexadecimal format.

The Supervisory Flash contains bytes whose value corresponds to the PSoC6 settings and protections. Writing random values in this area produces unpredictable results, so if you need to modify only some specific bits, please use the **#TPCMD** PATCH\_SUPERVISORY\_FLASH command.

The eFUSE is an OTP area (One-Time-Programmable) and once a byte is written it cannot be changed anymore. Note that both Supervisory Flash and eFUSE have zones that cannot be programmed.

#### **#TPCMD VERIFY**

#### **#TPCMD** VERIFY <F|A|S|P> <R>

#### R: Readout Mode.

Verify Readout available for Main Flash, Auxiliary Flash, Supervisory Flash and eFUSE. Verify all memory of the selected type based on the data in the FRB file.

#### **#TPCMD** VERIFY <F|A|S|P> <R> <start address> <size>

#### R: Readout Mode.

Verify Readout available for Main Flash, Auxiliary Flash, Supervisory Flash and eFUSE. Verify selected part of memory of the selected type based on the data in the FRB file. Enter the Start Address and Size in hexadecimal format.

**#TPCMD** VERIFY <F|A|S|P> <S>

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

S: Checksum 32 Bit Mode. Verify Checksum available for Main Flash, Auxiliary Flash, Supervisory Flash and eFUSE. Verify all memory of the selected type based on the data in the FRB file.

#### **#TPCMD** VERIFY <F|A|S|P> <S> <start address> <size>

S: Checksum 32 Bit Mode.

Verify Checksum available for Main Flash, Auxiliary Flash, Supervisory Flash and eFUSE. Verify selected part of memory based on the data in the FRB file. Enter the Start Address and Size in hexadecimal format.

#### **#TPCMD VERIFY\_MARGIN\_EFUSE**

#### **#TPCMD** MARGIN VERIFY

Margin Verify is available only for eFUSE memory. Verify Margin of all eFUSEs.

**#TPCMD** MARGIN\_VERIFY <Virtual Start Address> <Virtual Size> Margin Verify is available only for eFUSE memory. Verify Margin selected part of eFUSEs.

#### **#TPCMD READ**

**#TPCMD** READ <F | A | S | P> **#TPCMD** READ <F | A | S | P> <start address> <size> Read function for Main Flash, Auxiliary Flash, Supervisory Flash and eFUSE. The result of the read command will be visible into the Terminal.

Note that some eFUSE bytes cannot be read for protection reasons.

#### **#TPCMD DUMP**

**#TPCMD** DUMP <F|A|S|P>

**#TPCMD** DUMP <F|A|S|P> <start address> <size> Dump command for the Main Flash, Auxiliary Flash, Supervisory Flash and eFUSE. The result of the dump command will be stored in the FlashRunner 2.0 internal memory.

#### **#TPCMD GET\_UNIQUE\_ID**

| Syntax:        | #TPCMD GET_UNIQUE_ID                                                                                                                   |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Prerequisites: | none                                                                                                                                   |
| Description:   | This function reads the unique ID of the device<br>The result of this command will be printed on the Real Time Log and on the Terminal |
| Note:          | This command prints into Terminal and Real Time Log                                                                                    |
| Examples:      | Correct command execution: 😊                                                                                                           |

Read device unique ID: \* Unique ID0: 0x008CCB31, Unique ID1: 0xAF323D12, Unique ID2: 0x7A081D01. Time for Cet Unique ID: 0.001 s

#### **#TPCMD GET\_DEVICE\_INFORMATIONS**

none

Syntax:

**#TPCMD** GET DEVICE INFORMATIONS

Prerequisites:

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

SMH

Description:

Note:

This function gets the device information as the family, unique ID and more

This command prints into Terminal and Real Time Log

Examples:

Correct command execution: Read device informations: \* FamilyId: 0x0102. \* Revision: 0x12. \* SiliconID: 0xE457. Protect state: 0x2: Virgin - [NORMAL] - Secure - Dead. \* Life cycle stage: 0x1 - Normal. \* Flash boot version: 0xA301. \* SROM firmware version: 0x0701. Read device unique ID: \* Unique IDD: 0x008CCB31, Unique ID1: 0xAF323D12, Unique ID2: 0x7A081D01. Normal device access restrictions: \* Enabled Cortex M0-AP access. \* Enabled Cortex M0-AP access. \* Enabled Cortex M4 AP access. \* Entire Supervisory Flash main region is accessible. \* Entire Flash main region is accessible. \* Entire SRAM main region is accessible. \* Disabled Direct Execute system call functionality. Time for Get Device Informations: 0.003 s.

# **#TPCMD OVERVIEW\_SUPERVISORY\_FLASH**

Syntax:

**#TPCMD** OVERVIEW SUPERVISORY FLASH

Prerequisites: none

*Description:* This command reads the Supervisory Flash printing its content on the Workbench Real Time Log. Here below there is a little extract of the result of the command execution.

The data has to be read in this way: most significant byte 0x00 then 0x00 then 0x01 and then, the less significant byte is 0xFC. If you want to reprogram this value the right data value is 0x000001FC

#### **#TPCMD OVERVIEW\_SUPERVISORY\_FLASH\_NADR**

| Syntax:        | #TPCMD OVERVIEW_SUPERVISORY_FLASH_NADR                                                                                       |
|----------------|------------------------------------------------------------------------------------------------------------------------------|
| Prerequisites: | none                                                                                                                         |
| Description:   | This command analyses the NADR (Normal/Dead Device Access Restrictions) located into the Supervisory Flash                   |
| Examples:      | Correct command execution: 🎯                                                                                                 |
|                | #TPCMD OVERVIEW_SUPERVISORY_FLASH_NADR<br>Analyze NADR located into Supervisory Flash:<br>Normal device access restrictions: |

SMH Technologies S.r.l.

Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING



Disabled Direct Execute system call functionality.

# **#TPCMD OVERVIEW\_SUPERVISORY\_FLASH\_TOC2**

| Syntax:        | #TPCMD OVERVIEW_SUPERVISORY_FLASH_TOC2                            |
|----------------|-------------------------------------------------------------------|
| Prerequisites: | none                                                              |
| Description:   | This command analyses the TOC2 located into the Supervisory Flash |
| Examples:      | Correct command execution: 😊                                      |

#TPCMD OVERVIEW\_SUPERVISORY\_FLASH\_TOC2

- Object size in bytes for CRC calculation starting from offset 0x00: 0x000001FC. Magic number: 0x01211220.

**#TPCMD GENERATE HASH <FACTORY\_HASH|ALL\_OBJECTS>** 

#### **#TPCMD GENERATE\_HASH**

Syntax:

 $\ensuremath{\mathsf{FACTORY\_HASH}}\xspace \rightarrow \ensuremath{\mathsf{Generates}}\xspace$  the factory hash ALL\_OBJECTS → Generates the hash of all objects according to TOC1 and TOC2 tables

Prerequisites: none

Description: This command returns the truncated SHA-256 of the Flash boot programmed in the Supervisory Flash Please refer to specific Reference Manual of your PSoC6 device to have full description of how this command works

#### **#TPCMD CHECK FACTORY HASH**

Syntax: **#TPCMD** CHECK\_FACTORY\_HASH

Prerequisites: none

Description: This command generates the factory hash according to TOC1 table and compares with the FACTORY1\_HASH fuses Please refer to specific Reference Manual of your PSoC6 device to have full description of how this command works

#### **#TPCMD COMPUTE\_BASIC\_HASH**

**#TPCMD** COMPUTE\_BASIC\_HASH <BASIC|CRC8SAE> <Start address> <Size Bytes> Syntax:

Prerequisites: none

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale

Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 **REA** PN-97255

D-U-N-S® 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021

UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

# **SMH** Technologies<sup>®</sup>

Description:

This command generates the hash of the flash region provided as input. The command allows to select between BASIC (Basic Hash) or CRC8SAE. The Size Bytes parameter must be grater or equal to 1 Please refer to specific Reference Manual of your PSoC6 device to have full description of how this command works

Examples:

Correct command execution: 😊

Example with BASIC parameter:

---#TPCMD COMPUTE\_BASIC\_HASH BASIC 0x10000000 0x10 Compute basic Hash: \* Data Hash: 0x38. Time for Compute BASIC Hash: 0.001 s.

Example with CRC8SAE parameter:

| #TPCM    | ID COMPUTE | BASIC 1 | HASH   | CRC8SAE | 0x10000000 | 0x10 |
|----------|------------|---------|--------|---------|------------|------|
| Compute  | CRC8SAE Ha | ash:    |        |         |            |      |
|          | Hash: 0xE  |         |        |         |            |      |
| mimo for | Compute    | TDCOCAE | II. oh | . 0 001 |            |      |

# **#TPCMD COMPUTE\_CHECKSUM**

Syntax: #TPCMD COMPUTE CHECKSUM <FLASHJAUXILIARY\_FLASHJSUPERVISORY\_FLASH> <PAGE|WHOLE\_MEMORY> <Row ID>

Prerequisites: none

Description:This command returns the sum of each byte read.<br/>The Row ID parameter is needed only if the previous parameter is PAGE.<br/>Please refer to specific Reference Manual of your PSoC6 device to have full description of how this command<br/>Works

#### **#TPCMD PATCH\_SUPERVISORY\_MEMORY**

Syntax: #TPCMD PATCH\_SUPERVISORY\_MEMORY <Address> <Value> <Mask>

Prerequisites: none

Description: This command allows the user to patch some specific data at a certain address (into the Supervisory Flash) without erasing the other addresses Here below there are some examples:

1. #TPCMD PATCH SUPERVISORY MEMORY 0x16007C00 0x12345678 0x00000000

This command does not program the value 0x12345678 because the mask is all 0x00000000 and for this reason the value will not be programmed at that address.

More precisely we read all the data aligned to 512 bytes and we patch the data at 0x16007C00 with the value inserted by the user only if the corresponding bit is equal to 1 in the mask field.

For example, if you set the mask equal to 0x000000F you change only the bits where the mask is 1 and the other bits will not change.

2. #TPCMD PATCH\_SUPERVISORY\_MEMORY 0x16007C00 0x000001FC 0xFFFFFFF

This command allows to program the value 0x000001FC at the address 0x16007C00 without considering the memory content at this address because the mask is all 1.

Here some examples with custom mask:

This is the memory content using the command **#TPCMD** OVERVIEW\_SUPERVISORY\_FLASH:

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING



#### Address 0x16000800: BBAA00FF FFFFFFF FFFFFFF FFFFFFF

If for example you want to change only the first byte at the address 0x16000800 (the first byte is 0xBB) with a new value like 0xCC, you must use the following syntax:

**#TPCMD** PATCH\_SUPERVISORY\_MEMORY 0x16000800 0x000000CC 0x000000FF 3.

In this case using the mask with only the first byte with all bits at 1 you change only the first byte of the memory to 0xCC and the rest will be untouched.

Infact, if you execute another time the command #TPCMD OVERVIEW SUPERVISORY FLASH you can see that:

Address 0x16000800: CCAA00FF FFFFFFF FFFFFFF FFFFFFF FFFFFFF

Now if for example you want to change another address like 0x16000808 using the command

**#TPCMD** PATCH SUPERVISORY MEMEORY 0x16000808 0xADDEADDE 0xFFFFFFF

You can see the new content of the memory

Address 0x16000800: CCAA00FF FFFFFFF DEADDEAD FFFFFFF

As you can see the previous address has been left as it was before.

#### **#TPCMD TRANSITION\_TO\_RMA**

| Syntax:        | <b>#TPCMD TRANSITION_TO_RMA <unique id0=""> <unique id1=""> <unique id2=""></unique></unique></unique></b> <sram address=""></sram>                                                                                      |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Prerequisites: | none                                                                                                                                                                                                                     |
| Description:   | This command converts parts from secure or secure with debug state into the RMA life-cycle stage<br>Please refer to specific Reference Manual of your PSoC6 device to have full description of how this command<br>works |

#### **#TPCMD TRANSITION TO SECURE**

| Syntax:        | <b>#TPCMD</b> TRANSITION_TO_SECURE <d s> &lt; SECURE_ACCESS_RESTRICT 32Bit&gt; <dead_access_restrict 32bit=""></dead_access_restrict></d s>                                                                                                                                                                                                                                                                        |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Prerequisites: | none                                                                                                                                                                                                                                                                                                                                                                                                               |
| Description:   | This command validates the FACTORY_HASH and programs the SECURE_HASH, secure access restrictions and dead access restrictions into eFUSE.<br>The first parameter of the command is $$<br>$D \rightarrow SECURE_WITH_DEBUG$ life-cycle stage, with this parameter debuggers can read Flash memory and perform operations on Auxiliary Flash and read device information.<br>$S \rightarrow SECURE$ life-cycle stage |
|                | The second parameter is < <u>SECURE_ACCESS_RESTRICT 32Bit&gt;</u><br>For this parameter, please refer to specific Reference Manual of your PSoC6 device                                                                                                                                                                                                                                                            |
|                | The third parameter is < <u>DEAD_ACCESS_RESTRICT 32Bit&gt;</u><br>For this parameter, please refer to specific Reference Manual of your PSoC6 device                                                                                                                                                                                                                                                               |
|                | The new secure state is applied when a new Power on Reset is provided to the device. If you try to perform a new execution on the FlashRunner project with the command <b>#TPCMD</b> GET_DEVICE_INFORMATIONS it is possible to check the new life-cycle stage                                                                                                                                                      |
|                | NOTE: This command can be performed only one time on same device because command writes eFUSE that are One Time Programmable values.                                                                                                                                                                                                                                                                               |
|                | UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING                                                                                                                                                                                                                                                                                                                                                                         |

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale

SMH Technologies S.r.l.

Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 **REA** PN-97255

D-U-N-S® 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021

info@smh-tech.com

œ



For other information please refer to specific Reference Manual of the PSoC6 device. If you want to use the command **#TPCMD TRANSITION\_TO\_SECURE** remember to execute it as last operation before the **#TPCMD** DISCONNECT command.

# **#TPCMD READ\_EFUSE\_BYTE**

| Syntax:        | <b>#TPCMD</b> READ_EFUSE_BYTE <fuse [0-127]="" byte=""></fuse>        |  |  |
|----------------|-----------------------------------------------------------------------|--|--|
| Prerequisites: | none                                                                  |  |  |
| Description:   | This command allows to read a specific byte on the eFUSE memory area. |  |  |
| #TPCMD RUN     |                                                                       |  |  |
| Syntax:        | #TPCMD RUN <time [s]=""></time>                                       |  |  |

|                | <time [s]=""></time>                                                                                                                                                                                                                                                                         | Time in seconds (i.e., 2 s). This time is an optional parameter. |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Prerequisites: | none                                                                                                                                                                                                                                                                                         |                                                                  |
| Description:   | Move the Reset line up and down quickly if no parameter <time [s]=""> is inserted.<br/>#TPCMD RUN <time [s]=""> instead moves the Reset line down and high, waits for the entered tim<br/>This command typically can be used to execute the firmware programmed in the device.</time></time> |                                                                  |

# **#TPCMD READ\_MEM8**

| Syntax:        | #TPCMD READ_MEM8 <address> <byte count=""></byte></address>                                                                                                                                                                           |                                                                                                   |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
|                | <address><br/><byte count=""></byte></address>                                                                                                                                                                                        | Address in HEX format (i.e., 0x52002020)<br>Byte count in decimal format (i.e., 8 -> eight bytes) |
| Prerequisites: | none                                                                                                                                                                                                                                  |                                                                                                   |
| Description:   | Read memory byte per byte from target PSoC6 device                                                                                                                                                                                    |                                                                                                   |
| Note:          | This command prints into Terminal and Real Time Log                                                                                                                                                                                   |                                                                                                   |
| Examples:      | Correct command executio                                                                                                                                                                                                              | n: 😊                                                                                              |
|                | #TPCMD READ_MEM8 0x5<br>Read[0x52002020]: 0xF0<br>Read[0x52002021]: 0xAA<br>Read[0x52002022]: 0x16<br>Read[0x52002023]: 0x14<br>Read[0x52002024]: 0x00<br>Read[0x52002025]: 0x00<br>Read[0x52002026]: 0x00<br>Time for Read Mem: 0.00 | 2002020 8<br>2 s                                                                                  |

#### **#TPCMD READ\_MEM16**

33083 Villotta di Chions (PN) Italy

Società Unipersonale

| Syntax:                                            | #TPCMD READ_MEM16 <address> &lt;16-bit Word Count&gt;</address> |                                |                                                               |                                            |
|----------------------------------------------------|-----------------------------------------------------------------|--------------------------------|---------------------------------------------------------------|--------------------------------------------|
|                                                    | <address><br/>&lt;16-bit Word Count&gt;</address>               | Address in HE<br>16-bit Word c | EX format (i.e., 0x52002020)<br>ount in decimal format (i.e., | 4 -> four 16-bit words)                    |
| Prerequisites:                                     | none                                                            |                                |                                                               |                                            |
| Description:                                       | Read memory 16-bit w                                            | ord per 16-bit word            | I from target PSoC6 device                                    |                                            |
|                                                    |                                                                 |                                |                                                               | UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING |
| HQ and Registered Office<br>Via Giovanni Agnelli 1 | Capitale socia<br>P.I. 016974709                                | le €102.040<br>36              | D-U-N-S <sup>®</sup> 51-724-9350<br>T + 39 0434 421 111       | → smh-tech.com                             |

T + 39 0434 421 111 F + 39 0434 639 021 This command prints into Terminal and Real Time Log

Examples:

Note:

Correct command execution: 😊

| #TPCMD READ MEM16 0x52002020 4 |
|--------------------------------|
| Read[0x52002020]: 0xAAF0       |
| Read[0x52002022]: 0x1416       |
| Read[0x52002024]: 0x0000       |
| Read[0x52002026]: 0x0000       |
|                                |

#### **#TPCMD READ\_MEM32**

| Syntax:        | #TPCMD READ_MEM32 <address> &lt;32-bit Word Count&gt;</address>  |                                                                                                               |  |
|----------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
|                | <address><br/>&lt;32-bit Word Count&gt;</address>                | Address in HEX format (i.e., 0x52002020)<br>32-bit Word count in decimal format (i.e., 2 -> two 32-bit words) |  |
| Prerequisites: | none                                                             |                                                                                                               |  |
| Description:   | Read memory 32-bit word per 32-bit word from target PSoC6 device |                                                                                                               |  |
| Note:          | This command prints into Terminal and Real Time Log              |                                                                                                               |  |
| Examples:      | Correct command execution: 😊                                     |                                                                                                               |  |
|                | #TPCMD READ MEM32 0x52002020 2                                   |                                                                                                               |  |

Read[0x52002024]: 0x00000000 Time for Read Mem: 0.002 s

#### **#TPCMD DISCONNECT**

#### **#TPCMD** DISCONNECT

Disconnect function. Power off and exit.

SMH Technologies S.r.l.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

#### →smh-tech.com



# INFINEON PSoC6 Driver Examples

Here you can see a complete example of INFINEON PSoC6 projects.

### 1 – INFINEON PSoC6 2.00 MB example Commands

| #TCSETPAR ACQUIRING SEQUENCE ACQUIRE_CHIP |
|-------------------------------------------|
| #TCSETPAR ENTRY_CLOCK 1000000             |
| #TCSETPAR PROTCLK 3750000                 |
| #TCSETPAR PWDOWN 100                      |
| #TCSETPAR PWUP 100                        |
| #TCSETPAR RSTDOWN 100                     |
| #TCSETPAR RSTDRV OPENDRAIN                |
| #TCSETPAR RSTUP 100                       |
| #TCSETPAR VPROG0 2500                     |
| #TCSETPAR CMODE SWD                       |
| #TPSETSRC 2_00MB.frb                      |
| #TPSTART                                  |
| #TPCMD CONNECT                            |
| #IFERR TPCMD BLANKCHECK F                 |
| #THEN TPCMD MASSERASE F                   |
| #THEN TPCMD BLANKCHECK F                  |
| #TPCMD PROGRAM F                          |
| #TPCMD VERIFY F R                         |
| #TPCMD VERIFY F S                         |
| #TPCMD DISCONNECT                         |
| #TPEND                                    |

#### 1 – INFINEON PSoC6 2.00 MB example Real Time Log

# ---#TPCMD CONNECT Toggling XRES pin to execute Acquire Chip procedure. ID-Code read correctly at 37.50 MHz. Read device informations: \* FamilyId: 0x0102.

HQ and Registered Office Via Giovanni Agnelli 1

33083 Villotta di Chions (PN) Italy Società Unipersonale

Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 **REA** PN-97255

D-U-N-S® 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021

# UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

#### → smh-tech.com



| * SiliconID: 0xE453.                                                      |
|---------------------------------------------------------------------------|
| * Protect state: 0x2: Virgin - [NORMAL] - Secure - Dead.                  |
| * Life cycle stage: 0x1 - Normal.                                         |
| * Flash boot version: 0xA301.                                             |
| * SROM firmware version: 0x0701.                                          |
| Read device unique ID:                                                    |
| * Unique ID0: 0x008C7902, Unique ID1: 0xAF1C1C01, Unique ID2: 0x7A040601. |
| Normal device access restrictions:                                        |
| * Enabled Cortex MO-AP access.                                            |
| * Enabled Cortex M4 AP access.                                            |
| * Enabled system AP access.                                               |
| * Entire Supervisory Flash main region is accessible.                     |
| * Entire Flash main region is accessible.                                 |
| * Entire SRAM main region is accessible.                                  |
| * Disabled Direct Execute system call functionality.                      |
| > Check PSoC6 Silicon ID passed from SMH database [UxE453].               |
| * Check PSoC6 Silicon ID from source file not available.                  |
| Time for Connect: 0.155 s.                                                |
|                                                                           |
| #IFERR TPCMD BLANKCHECK F                                                 |
| Start Blankcheck operation.                                               |
| TIME FOR BLANKCHECK F: 0.108 S.                                           |
|                                                                           |
|                                                                           |
| Time for Program P. 13, 274 c                                             |
|                                                                           |
| #TPCMD VERIFY F R                                                         |
| Start Verify Readout operation.                                           |
| Time for Verify Readout F: 0.822 s.                                       |
|                                                                           |
| #TPCMD VERIFY F S                                                         |
| Start Verify Checksum 32bit operation.                                    |
| Time for Verify Checksum 32bit F: 0.077 s.                                |
|                                                                           |
| #TPCMD DISCONNECT                                                         |
|                                                                           |

### 1 – INFINEON PSoC6 2.00 MB example Programming Times

| Operation                    | Timings FlashRunner 2.0 |
|------------------------------|-------------------------|
| Time for Connect             | 0.155 s                 |
|                              |                         |
| Conditional Blankcheck Flash | 0.118 s                 |
| Program Flash                | 13.274 s                |
| Verify Readout Flash         | 0.822 s                 |
| Verify Checksum Flash        | 0.077 s                 |
|                              |                         |
| Cycle Time                   | 00:14.490 s             |

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

#### →smh-tech.com

#### 2 – INFINEON PSoC6 1.00 MB example Commands

#TCSETPAR ACQUIRING\_SEQUENCE ACQUIRE\_CHIP
#TCSETPAR ENTRY\_CLOCK 1000000
#TCSETPAR PROTCLK 37500000
#TCSETPAR PWDWN 100
#TCSETPAR RSTDOWN 100
#TCSETPAR RSTDOWN 100
#TCSETPAR RSTDRV OPENDRAIN
#TCSETPAR RSTDRV OPENDRAIN
#TCSETPAR RSTUP 100
#TCSETPAR CMODE SWD
#TPSETSRC 1MB.frb
#TPSTART
#TPCMD CONNECT
#TPCMD MASSERASE F
#TPCMD PROGRAM F
#TPCMD VERIFY F R

#### #TPCMD VERIFY F R #TPCMD VERIFY F S #TPCMD DISCONNECT

# 2 – INFINEON PSoC6 1.00 MB example Real Time Log

| #TP\$TART                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Detected Pick Version CV906/vv9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Selected PSOC Acquire Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Selected FSGCS Acquire Sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Ficture selected sol.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| The second expression of the second experiments of the second expression of the second expressio |
| TWO COUP Deter Part are bad                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| JTAG-SWD Debug Port enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Move Psolo internal state to Test Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PSOUG enter into Test Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Scanning AP map to find all APs:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| * AP[0] IDR: 0x84//0001, Type: AMBA AHB3 bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| * AP[1] IDR: 0x847/0001, Type: AMBA AHB3 bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| * AP[2] IDR: 0x24770011, Type: AMBA AHB3 bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Scanning AP to find all cores:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| * AP[1] Found Cortex MO+ revision r0p1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CPUID: 0x410CC601.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Implementer Code: 0x41 - [ARM].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ROM table base address 0xF0000000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| * AP[2] Found Cortex M4 revision r0p1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CPUID: 0x410FC241.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Implementer Code: 0x41 - [ARM].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ROM table base address 0xE00FF000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Try to halt the Cortex MO+ core:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| * AP[1] Cortex M0+ Core halted [0.002 s].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Try to halt the Cortex M4 core:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| * AP[2] Cortex M4 Core halted [0.001 s].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Try to execute the Acquire Chip method procedure:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| * AP[1] Cortex M0+ core Vector Table base 0x10000000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| * AP[1] Cortex M0+ core Reset Address 0x10000183.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| * Set specific software breakpoint 0xD0000181.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| * Trigger a software reset to restart CPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| * Reconnect and waiting for CPU to hit the breakpoint:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| * Breakpoint software used correctly. Program Counter value is 0x10000182.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| * Acquire Chip method procedure completed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Requested Clock is 37.50 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Generated Clock is 37.50 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Good samples: 4 [Range 3-6].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IDCODE: 0x6BA02477.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Designer: 0x23B, Part Number: 0xBA02, Version: 0x6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ID-Code read correctly at 37.50 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Read device informations:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| * FamilyId: 0x0102.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| * Revision: 0x12.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| * SiliconID: 0xE457.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| * Protect state: 0x2: Virgin - [NORMAL] - Secure - Dead.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| * Life cycle stage: 0x1 - Normal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| * Flash boot version: 0xA301.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S\* 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021

# →smh-tech.com

UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING





#### 2 – INFINEON PSoC6 1.00 MB example Programming Times

| Operation             | Timings FlashRunner 2.0 |
|-----------------------|-------------------------|
| Time for Connect      | 0.153 s                 |
|                       |                         |
| Masserase Flash       | 0.035 s                 |
| Blankcheck Flash      | 0.054 s                 |
| Program Flash         | 7.047 s                 |
| Verify Readout Flash  | 0.405 s                 |
| Verify Checksum Flash | 0.040 s                 |
|                       |                         |
| Cycle Time            | 00:07.861 s             |

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

#### 3 – INFINEON PSoC6 512 KB example Commands

**#TCSETPAR** ACQUIRING\_SEQUENCE ACQUIRE\_CHIP **#TCSETPAR** ENTRY\_CLOCK 1000000 **#TCSETPAR** PROTCLK 37500000 **#TCSETPAR** PRODUM :00 ETPAR PWDOWN 1 ETPAR PWUP 100 #TCSETPAR RSTDOWN 100 #TCSETPAR RSTDRV OPENDRAIN **#TPCMD** MASSERASE F **#TPCMD** BLANKCHECK F **#TPCMD** PROGRAM F **#TPCMD** VERIFY F R

**#TPCMD** DISCONNECT

# 3 – INFINEON PSoC6 512 KB example Real Time Log

| ##D\$#JD#                                                                 |
|---------------------------------------------------------------------------|
| Load SWD EDCA version 0v00001215                                          |
| Data and PSOC devision exceeded.                                          |
| Selected PSOC6 Acquire Sequence                                           |
| SI S                                  |
|                                                                           |
|                                                                           |
| Togeling VES pin to execute loguire Chin procedure                        |
| The de read correctly at 1 00 MHz after 6 retries                         |
| JTAG-SWD Debug Port enabled                                               |
| More Decid internal state to Test Mode                                    |
| PSofé enter into Test Mode                                                |
| Scaning AP man to find all APs.                                           |
| * A DECI TER OX84770001 TUDA: ANRA AHRA DUS                               |
| * AD[1] IDP. 0x84770001 Type. MARA AHRA AHRA AUG                          |
| * 101/1 IDR. 0x24770011 Time: AMRA 1485 bus                               |
| Arizi Tak, Oktavnovi, Type, Anda Ando Bus.                                |
| * APC2 Found Cortax M4 revision r0m1                                      |
| CPUTD: 0-210FC21                                                          |
| Implementar Code: 0x41 = [APM]                                            |
| Rom table base address 0xF10FF000                                         |
| Try to halt the Cortex M4 core:                                           |
| * AP[2] Cortex M4 Core balted [0 001 s]                                   |
| Try to execute the forming Chip method procedure:                         |
| * AP[2] Cortex M4 core Vector Table base 0xFFF0000                        |
| * Vector Table value means that the Flash is emoty or TOC is corrupted    |
| * Acquire Chin method procedure completed                                 |
| Require the hock is 37 50 MHz                                             |
| Generated Clock is 37.50 MHz                                              |
| Good samples: 4 [Range 3-6]                                               |
| DCODE: 0x6BA02477                                                         |
| Designer, 0x23B, Part Number, 0xBA02, Version, 0x6                        |
| ID-Code read correctly at 37.50 MHz                                       |
| Read device informations.                                                 |
| * FamilyId: 0x0105.                                                       |
| * Revision: 0x12.                                                         |
| * SiliconID: 0xE717.                                                      |
| * Protect state: 0x2: Virgin - [NORMAL] - Secure - Dead.                  |
| * Life cycle stage: 0x1 - Normal.                                         |
| * Flash boot version: 0xA301.                                             |
| * SROM firmware version: 0x0701.                                          |
| Read device unique ID:                                                    |
| * Unique ID0: 0x008CCB32, Unique ID1: 0xAF523E02, Unique ID2: 0x7A081801. |
| Normal device access restrictions:                                        |
| * Enabled Cortex MO-AP access.                                            |
| * Enabled Cortex M4 AP access.                                            |
| * Enabled system AP access.                                               |
| * Entire Supervisory Flash main region is accessible.                     |
| * Entire Flash main region is accessible.                                 |
| * Entire SRAM main region is accessible.                                  |

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale

Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 **REA** PN-97255

D-U-N-S® 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021

UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

#### →smh-tech.com

\* Disabled Direct Execute system call functionality. > Check PSoC6 Silicon ID passed from SMH database [0xE717]. \* Check PSoC6 Silicon ID from source file not available. Time for Connect: 0.151 s. >| ---#TPCMD MASSERASE F Start Masserase operation. Time for Masserase F: 0.035 s. >| ---#TPCMD BLANKCHECK F Start Blankcheck operation. Time for Blankcheck F: 0.027 s. >| ---#TPCMD PROGRAM F Start Program operation. Time for Program F: 3.231 s. >| ---#TPCMD VERIFY F R Start Verify Readout operation. Time for Verify Readout F: 0.203 s. >|

---#TPCMD VERIFY F S Start Verify Checksum 32bit operation. Time for Verify Checksum 32bit F: 0.021 s.

---#TPCMD DISCONNECT

#### 3 – INFINEON PSoC6 512 KB example Programming Times

| Operation             | Timings FlashRunner 2.0 |
|-----------------------|-------------------------|
| Time for Connect      | 0.151 s                 |
|                       |                         |
| Masserase Flash       | 0.035 s                 |
| Blankcheck Flash      | 0.027 s                 |
| Program Flash         | 3.231 s                 |
| Verify Readout Flash  | 0.203 s                 |
| Verify Checksum Flash | 0.021 s                 |
|                       |                         |
| Cycle Time            | 00:03.721 s             |

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

# **INFINEON PSoC6 Driver Changelog**

Info about driver version 5.00 - 19/12/2023 First driver version for PSoC6 devices.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

→smh-tech.com