

Interfacing FlashRunner 2.0 with STMICROELECTRONICS SPSB

14/04/2025 Driver v. 1.00 Diego Piccinin



HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

# **SPSB** Introduction

The SPSB devices are fully integrated automotive power management system ICs, specially designed for highly integrated application processors (for example, Stellar G and P MCU families), offering low-power mode and high current capability.



Different combinations enable the supply of the system microcontroller, external peripheral loads, and sensors in several adjustable voltage and current ranges. SPSB is delivered out of ST factory with default values (rails, power-up and down sequences) stored in USER-NVM space, but it can also be reprogrammed by customers based on different application needs. FlashRunner Technology supports these programming features, and this wiki explains all necessary steps to program SPSB devices. Once programmed, they can no longer be accessed in programming mode, meaning only read operations are permitted. FlashRunner automatically detects this condition and restricts access accordingly, allowing only read operations on already programmed devices.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

# **SPSB Protocols and PIN maps**

All the SPSB devices support the SPI protocol.

**#TCSETPAR** CMODE <SPI>

# **SPI PIN MAP**

| D Pi    | Pin Map Tool – 🗆 X                    |                            |             |           |           |    |    |    |    |    |    |    |    |     |    |    |    |                               |                                               |                                         |                                |              |           |    |   |   |                                                   |                                        |          |   |   |   |   |   |   |
|---------|---------------------------------------|----------------------------|-------------|-----------|-----------|----|----|----|----|----|----|----|----|-----|----|----|----|-------------------------------|-----------------------------------------------|-----------------------------------------|--------------------------------|--------------|-----------|----|---|---|---------------------------------------------------|----------------------------------------|----------|---|---|---|---|---|---|
| Sel     | Select your FlashRunner model: FR 2.0 |                            |             |           |           |    |    |    |    |    |    |    |    | PDF |    |    |    |                               |                                               |                                         |                                |              |           |    |   |   |                                                   |                                        |          |   |   |   |   |   |   |
| _       | Master board connector (Ch.1 - Ch.8)  |                            |             |           |           |    |    |    |    |    |    |    |    |     |    |    |    |                               |                                               |                                         |                                |              |           |    |   |   |                                                   |                                        |          |   |   |   |   |   |   |
|         |                                       | -                          | -           |           |           | -  |    |    | -  |    |    | -  |    | -   | -  |    |    | -                             |                                               | -                                       | -                              | -            | -         |    |   | - |                                                   | -                                      | -        | _ | - | - |   | 7 | ] |
| l I     | Ц                                     |                            |             |           |           |    |    |    |    |    |    |    |    |     |    |    |    |                               |                                               |                                         |                                |              |           |    |   |   |                                                   |                                        |          |   |   |   |   | Ь | с |
|         |                                       |                            |             |           |           |    |    |    |    |    |    |    |    |     |    |    |    |                               |                                               |                                         |                                |              |           |    |   |   |                                                   |                                        |          |   |   |   |   |   | в |
|         |                                       |                            |             |           |           |    |    |    |    |    |    |    |    |     |    |    |    |                               |                                               |                                         |                                |              |           |    |   |   |                                                   |                                        |          |   |   |   |   |   | A |
|         |                                       |                            |             |           |           |    |    |    |    |    |    |    |    |     |    |    |    |                               |                                               |                                         |                                |              |           |    |   |   |                                                   |                                        |          |   |   |   |   |   |   |
|         |                                       | 32                         | 31          | 30        | 29        | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16                            | 15                                            | <b>1</b> 4                              | 13                             | 12           | 11        | 10 | 9 | 8 | 7                                                 | 6                                      | 5        | 4 | 3 | 2 | 1 |   |   |
| <br>Sel | ect a                                 | 32<br>char                 | <b>31</b>   | 30        | 29        | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | <b>16</b><br>Cor              | 15<br>nnect                                   | <b>14</b>                               | 13<br>escriț                   | 12           | <b>11</b> | 10 | 9 | 8 | 7                                                 | 6                                      | 5        | 4 | 3 | 2 | 1 |   |   |
| Sel     | ect a<br>Ch.                          | <b>32</b><br>char<br>1 - 5 | 31<br>nnel: | <b>30</b> | <b>29</b> | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16<br>Cor                     | <b>15</b><br>nnect                            | 14<br>ion d<br>SCK                      | 13<br>escriț                   | 12<br>ptions | <b>11</b> | 10 | 9 | 8 | 7<br>Pin:                                         | 6<br>B1                                | 5        | 4 | 3 | 2 | 1 |   |   |
| Sel     | ect a<br>Ch.                          | <b>32</b><br>char<br>1 - 5 | 31<br>nnel: | <b>30</b> | <b>29</b> | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16<br>Cor<br>D                | <b>15</b><br>nnect<br>0101:<br>0102:          | 14<br>ion d<br>SCK<br>MIS               | 13<br>escriț                   | 12<br>ptions | <b>11</b> | 10 | 9 | 8 | 7<br>Pin:<br>Pin:                                 | 6<br>B1<br>C1                          | 5        | 4 | 3 | 2 | 1 |   |   |
| Sel     | ect a<br>Ch.                          | <b>32</b><br>char<br>1 - 5 | 31<br>nnel: | <b>30</b> | <b>29</b> | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16<br>Cor<br>D<br>D           | <b>15</b><br>nnect<br>0101:<br>0102:<br>0103: | 14<br>ion d<br>SCK<br>MIS               | 13<br>escriț<br>O<br>SI        | 12<br>ptions | <b>11</b> | 10 | 9 | 8 | Pin:<br>Pin:<br>Pin:                              | ■<br>B1<br>C1<br>A2<br>D2              | 5        | 4 | 3 | 2 | 1 |   |   |
| Sel     | ect a<br>Ch.                          | <b>32</b><br>char<br>1 - 5 | 31<br>nnel: | <b>30</b> | <b>29</b> | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16<br>Cor                     | 15<br>101:<br>102:<br>103:<br>104:            | 14<br>ion d<br>SCK<br>MIS<br>MOS<br>CSn | <b>13</b><br>escriț<br>O<br>SI | 12<br>ptions | <b>11</b> | 10 | 9 | 8 | Pin:<br>Pin:<br>Pin:<br>Pin:<br>Pin:              | ■<br>B1<br>C1<br>A2<br>B2<br>A4        | 5        | 4 | 3 | 2 | 1 |   |   |
| Sel     | ect a<br>Ch.                          | <b>32</b><br>char<br>1 - 5 | 31<br>nnel: | <b>30</b> | <b>29</b> | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16<br>Cor<br>D<br>D<br>V<br>G | 15<br>101:<br>102:<br>103:<br>104:<br>PRO(    | 14<br>SCK<br>MIS<br>MOS<br>CSn<br>G0    | 13<br>escriț<br>O<br>SI        | 12<br>ptions | <b>11</b> | 10 | 9 | 8 | 7<br>Pin:<br>Pin:<br>Pin:<br>Pin:<br>Pin:<br>Pin: | 6<br>B1<br>C1<br>A2<br>B2<br>A4<br>B3. | <b>5</b> | 4 | 3 | 2 | 1 |   |   |

# **SPSB** Additional connection

When programming these devices, it is important to notice that during the power-up sequence, the SWDBG pin must exceed the 9.4V threshold.

This is required for entering the device programming mode, which enables the write operations of the NVM internal memory. To accomplish this, shorting this line to the power supply line connected to the VS pin of the device is recommended.

The VPROG0 line of the FlashRunner should be connected to the VIO pin of the device to enable SPI lines' voltages, which cannot be generated by the output lines of the SPSB device.



SMH Technologies S.r.l.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale

Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 **REA PN-97255** 

D-U-N-S® 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021



# **SPSB Driver Commands**

| MEMORY  | MASSERASE | ERASE PAGE | BLANKCHECK | PROGRAM | VERIFY READOUT | VERIFY CHECKSUM | READ | DUMP     |
|---------|-----------|------------|------------|---------|----------------|-----------------|------|----------|
| OTP [O] |           |            |            | ✓       | ✓              |                 | 1    | <b>~</b> |

# **SPSB Standard Commands**

Here you can find the complete list of all available commands for the SPSB driver.

| Memory type: |  |  |  |
|--------------|--|--|--|
| 0 → OTP      |  |  |  |

## **#TPCMD CONNECT**

#### **#TPCMD** CONNECT

This function performs the entry and is the first command to be executed when starting the communication with the device. During this operation, the device ID will be checked, along with the possibility for these devices to be programmed.

### **#TPCMD PROGRAM**

#### **#TPCMD** PROGRAM <0>

Program is available for OTP memory.

Programs all memory of the selected type based on the data in the FRB file.

These devices require the entire memory to be programmed simultaneously, including registers that are not intended to be modified. Any registers that should remain unchanged must retain their default values within the firmware. If the device is already programmed, the programmer automatically recognizes it and skips this operation. In this case, a warning message will be printed in the log.

## **#TPCMD VERIFY**

#### **#TPCMD** VERIFY <0> <R>

R: Readout Mode. Verify Readout is available for OTP memory. Verify all memory of the selected type based on the data in the FRB file.

**#TPCMD** VERIFY <0> <R> <start address> <size>

#### R: Readout Mode.

Verify Readout is available for OTP memory. Verify selected part of memory of the selected type based on the data in the FRB file. Enter the Start Address and Size in hexadecimal format.

## **#TPCMD READ**

#### **#TPCMD** READ <0>

Read all memory of selected type. The result of the read command will be visible into the Terminal.

### **#TPCMD** READ <0> <start address> <size>

Read selected part of memory of the selected type. The result of the read command will be visible into the Terminal. Enter the Start Address and Size in hexadecimal format.

### **#TPCMD DUMP**

**#TPCMD** DUMP <0>

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

SMH

Dump all memory of selected type. The result of the dump command will be stored in the FlashRunner 2.0 internal memory.

## **#TPCMD** DUMP <0> <start address> <size>

Dump selected part of memory of the selected type. The result of the dump command will be stored in the FlashRunner 2.0 internal memory. Enter the Start Address and Size in hexadecimal format.

## **#TPCMD DISCONNECT**

#TPCMD DISCONNECT

Disconnect function. Power off and exit.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 D-U-N-S<sup>®</sup> 51-724-9350 T + 39 0434 421 111 F + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

SPSB Driver Changelog

Info about driver version 1.00 - 10/04/2025 Supported OTP programming operations.

HQ and Registered Office Via Giovanni Agnelli 1 33083 Villotta di Chions (PN) Italy Società Unipersonale

Capitale sociale €102.040 P.I. 01697470936 C.F. 01697470936 REA PN-97255 **D-U-N-S**<sup>®</sup> 51-724-9350 **T** + 39 0434 421 111 **F** + 39 0434 639 021 UNIVERSAL PRODUCTION IN-SYSTEM PROGRAMMING

# →smh-tech.com

info@smh-tech.com

SMH